Matched Length Does Not Always Equal Matched Delay


Reading time ( words)

In previous columns, I have discussed matched length routing and how matched length does not necessarily mean matched delay. But, all design rules, specified by chip manufacturers regarding high-speed routing, specify matched length--not matched delay. In this month’s column we’ll take a look at the actual differences between the two.

Typically, more than one layer change is required when routing traces to matched length. Figure 1 illustrates the DDR2 address bus routing I did in Altium Designer, my preferred layout tool. In this case, each address signal has four layer changes. The red and green traces are the top and bottom layers--which should be kept as short as possible--and the yellow and orange traces are inner layers embedded between the planes. This was a particularly difficult route as there were two DDR2 memory chips placed on both the top and bottom sides of the board, so each address signal had to go to four different chips and still maintain the correct delay.

 Olney_Delay.jpg

Figure 1: Matched delay T-section DDR2 address routing in Altium Designer.

The longest routes should be placed on the inner layers as this reduces electromagnetic radiation. With all other factors being equal, generally, a trace routed on the inner stripline layer exhibits 4-10 dB less noise than a trace routed on the outer microstrip  layer. Also, please note that there are more high harmonics on the top layer routing. The high-frequency components radiate more readily because their shorter wavelengths are comparable to trace lengths, which act as antennas. Consequently, although the amplitude of the harmonic frequency components decreases as the frequency increases, the radiated frequency varies depending on the trace’s characteristics.

Read the full column here.


Editor's Note: This column originally appeared in the March 2014 issue of The PCB Design Magazine.

Share

Print


Suggested Items

Max Seeley: Some Designers Hesitant to Adopt New Tech

02/20/2020 | Andy Shaughnessy, Design007 Magazine
I spoke with Max Seeley of 3M about a design class he presented at AltiumLive in Frankfurt, Germany. We also discussed autorouting and the continuing advances in EDA tools, as well as the schism between users who embrace new technology and those who still prefer to layout their boards the old-fashioned way. Which camp do you belong to?

Todd Westerhoff on the Value of Solid Design Skills

01/21/2020 | Andy Shaughnessy, Design007 Magazine
Andy Shaughnessy recently caught up with Todd Westerhoff, product marketing manager for Mentor’s HyperLynx signal integrity (SI) tools. Todd discusses some of the challenges that he and his customers are facing and why good design skills have more influence on a PCB than any software tool.

The World of PCBs: Anything But Boring

01/17/2020 | Andy Shaughnessy, Design007 Magazine
Andy Shaughnessy had the chance to catch up with Megan Teta, CID+, product manager of design and education services at Insulectro. Megan explains why she’s excited to become more involved in training and why the world of PCBs is anything but boring, contrary to popular opinion.



Copyright © 2020 I-Connect007. All rights reserved.